# Homework 6

# Problem 6.1

# **Solution:**

MIPS has in total 32 general purpose registers. Considering the fact that  $11111_2 = 31_{10}$ , we see that we can express all the 32 registers (including 0) using only 5 bits.

### Problem 6.2

## **Solution:**

a) Considering the fact that op=0 and funct=34, we say that the operation will be subtraction (sub). The source registers rs=8 and rt=9 stand for \$t0 and \$t1 respectively. The destination register rd=10 corresponds to \$t2. Therefore, the MIPS instruction will be:

```
sub $t2, $t0, $t1 # $t2 = $t0 - $t1
```

a) Since <code>op=0x23</code>, we have  $0x23 \rightarrow 23_{16} = 2 \cdot 16 + 3 = 35_{10}$ , so <code>op=35</code>, which means that the operation is <code>lw</code>. The registers <code>rs=17</code> and <code>rt=18</code> stand for <code>\$s1</code> and <code>\$s2</code> respectively. The constant term is  $0x4 \rightarrow 4_{16} = 4_{10}$ , which means that the bit addres is 4. Therefore, we have the following MIPS instruction:

# Problem 6.3

#### Solution:

a) Considering the example given in the lecture slides, we have:

| op     | rs     | rt     | rd     | sahmt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |
| 0      | 8      | 9      | 10     | 0      | 34     |
| 000000 | 01000  | 01001  | 01010  | 00000  | 100010 |

Therefore, the MIPS instruction in binary for  $\rightarrow$  sub \$t2, \$t0, \$t1, is: 000000 01000 01001 01010 00000 100010

b)

| op               | rs     | rt     | const            |
|------------------|--------|--------|------------------|
| 6 bits           | 5 bits | 5 bits | 16 bits          |
| $0x23 = 35_{10}$ | 17     | 18     | $0x4 = 4_{10}$   |
| 100011           | 10001  | 10010  | 0000000000000100 |

The MIPS instruction in binary for  $\rightarrow 1w$  \$s2, 4(\$s1), is: 100011 10001 10010 000000000000100

### Problem 6.4

#### **Solution:**

# Problem 6.5

#### Solution:

### Problem 6.6

## **Solution:**

In order to load 0000 0000 0010 0011 0000 0000 0010 0011, we follow this procedure: load upper 16 bits first using lui, and then add the lower 16 bits using ori. Therefore, we have:

```
* upper 16 bits are 000000000100011 = 35_{10}
* lower 16 bits are 000000000100011 = 35_{10}
```

The MIPS assembler instructions will be:

Final value of \$s4 is 0000 0000 0010 0011 0000 0000 0010 0011.

# Problem 6.7

#### **Solution:**

```
# The MIPS assembler code:
addi $t0, $0, 0  # store 0 in $t0 (initialize i=0)
# Start the for loop
                            # check whether value stored in $t0 is
LOOP:
       slti $t1, $t0, 8
                            # lower than 8, so check if i<8, and store
                            # 1 or 0 in $t1
                            # check whether $t1 is 0, so whether i<8</pre>
        beq $t1, $0, EXIT
                            # is false, and exit loop
        addi $s0, $s0, 4
                            # if we haven't reached EXIT in the previous
                            # line(if i<8), we do $s0+=4 (a = a + 4)
        addi $t0, $t0, 1
                            # store in $t0 its incremented value (i++)
        i LOOP
                            # go in the next iteration of the loop
      # case i>=8
EXIT:
```